Skip to content

Support for invalid instructions on RISC-V #12

New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Open
wants to merge 1 commit into
base: master
Choose a base branch
from

Conversation

QDucasse
Copy link
Contributor

@QDucasse QDucasse commented Apr 1, 2025

refactoring of the base disassembleInstructionBytes:address:pc: from ARM to the main disassembler, addition of overloaded newInvalidInstruction:address: for RV64, like ARM. It still returns nil by default for the other archs

…ARM to the main disassembler, addition of overloaded newInvalidInstruction:address: for RV64, like ARM. it still returns nil by default for the other archs
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

Successfully merging this pull request may close these issues.

1 participant